40 MHz



# LMV112 40 MHz Dual Clock Buffer

## **General Description**

The LMV112 is a high speed dual clock buffer designed for portable communications and accurate multi-clock systems. The LMV112 integrates two 40 MHz low noise buffers which optimizes application and out performs large discrete solutions. This device enables superb system operation between the base band and the oscillator signal path while eliminating crosstalk.

National Semiconductor's unique technology and design deliver accuracy, capacitance and load resistance while increasing the drive capability of the device. The low power consumption makes the LMV112 perfect for battery applications.

The robust, independent, and flexible buffers are designed to provide the customer with the ability to manage complex clock signals in the latest wireless applications. The buffers deliver 110 V/µs internal slew rate with independent shutdown and duty cycle precision. The patented analog circuit drives capacitive loads beyond 20 pF. National's proven biasing technique has 1V centering, rail-to-rail input/output unity gain, and AC coupled convenient inputs. These integrated cells save space and require no external bias resistors. National's rapid recovery after disable optimizes performance and current consumption. The LMV112 offers individual enable pin controls and since there is no internal ground reference either single or split supply configurations offer additional system flexibility and power choices.

The LMV112 is a proven replacement for any discrete circuitry and simplifies board layout while minimizing related parasitic components.

The LMV112 is produced in the small LLP package which offers high quality while minimizing its use of PCB space. National's advanced packaging offers direct PCB-IC evaluation via pin access.

#### **Features**

(Typical values are:  $V_{SUPPLY} = 2.7V$  and  $C_L = 20$  pF, unless otherwise specified)

■ Small signal bandwidth

■ Supply voltage range 2.4V to 5V

■ Slew rate 110 V/µs

■ Total supply current 1.6 mA ■ Shutdown current 59 µA

■ Rail-to-rail input and output

Individual buffer enable pins

■ Rapid T<sub>on</sub> technology

■ Crosstalk rejection circuitry

■ 8-pin LLP, pin access packaging

■ Temperature range —40°C to 85°C

## **Applications**

- 3G mobile applications
- WLAN-WiMAX modules
- TD SCDMA multi-mode MP3 and camera
- GSM modules
- Oscillator modules

# **Typical Application**



# **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

Supply Voltages (V<sup>+</sup>– V<sup>-</sup>) 5.5V ESD Tolerance (Note 2) Human Body 2000V Machine Model 200V

Storage Temperature Range  $-65^{\circ}$ C to  $+150^{\circ}$ C Junction Temperature (Note 3)  $+150^{\circ}$ C

Soldering Information

Infrared or Convection (35 sec.)

235°C

## **Operating Ratings** (Note 1)

Supply Voltage (V<sup>+</sup> – V<sup>-</sup>) 2.4V to 5.0V Temperature Range (Notes 3, 4)  $-40^{\circ}$ C to  $+85^{\circ}$ C

Package Thermal Resistance (Notes 3, 4)

LLP-8 ( $\theta_{JA}$ ) 217°C/W

#### 2.7V Electrical Characteristics

Unless otherwise specified, all limits are guaranteed for  $T_J = 25^{\circ}C$ ,  $V_{DD} = 2.7V$ ,  $V_{SS} = 0V$ ,  $V_{CM} = 1V$ , Enable<sub>1,2</sub> =  $V_{DD}$ ,  $C_L = 20$  pF,  $R_L = 30 \text{ k}\Omega$ ,  $C_{COUPLING} = 1 \text{ nF}$ . **Boldface** limits apply at temperature range extremes of operating condition. See (Note 4)

| Symbol                | Parameter                                              | Conditions                                         | Min<br>(Note 6)                         | Typ<br>(Note 5) | Max<br>(Note 6)                         | Units          |  |
|-----------------------|--------------------------------------------------------|----------------------------------------------------|-----------------------------------------|-----------------|-----------------------------------------|----------------|--|
| Frequency             | Domain Response                                        |                                                    | (************************************** | (11111 )        | (************************************** |                |  |
| SSBW                  | Small Signal Bandwidth                                 | $V_{IN} = 0.63 V_{PP}; -3 dB$                      |                                         | 40              |                                         | MHz            |  |
| FPBW                  | Full Power Bandwidth                                   | V <sub>IN</sub> = 1.6 V <sub>PP</sub> ; -3 dB      |                                         | 28              |                                         | MHz            |  |
| GFN                   | Gain Flatness < 0.1 dB                                 | f > 100 kHz                                        |                                         | 3.4             |                                         | MHz            |  |
| Distortion            | and Noise Performance                                  |                                                    |                                         |                 | l                                       | I              |  |
| e <sub>n</sub>        | Input-Referred Voltage Noise                           | f = 1 MHz                                          |                                         | 26              |                                         | nV/ √H         |  |
| I <sub>SOLATION</sub> | Output to Input                                        | f = 1 MHz                                          |                                         | 91              |                                         | dB             |  |
| CT                    | Crosstalk Rejection                                    | f = 26 MHz, P <sub>IN</sub> = 0 dBm                |                                         | 54              |                                         | dB             |  |
| Time Dom              | ain Response                                           | 7 114                                              | 1                                       |                 | l                                       | I              |  |
| t <sub>r</sub>        | Rise Time                                              | 0.1 V <sub>PP</sub> Step (10-90%), f = 1 MHz       |                                         | 7               |                                         | ns             |  |
| t <sub>f</sub>        | Fall Time                                              |                                                    |                                         | 6               |                                         | ns             |  |
| t <sub>s</sub>        | Settling Time to 0.1%                                  | 1 V <sub>PP</sub> Step, f = 1 MHz                  |                                         | 118             |                                         | ns             |  |
| os .                  | Overshoot                                              | 0.1 V <sub>PP</sub> Step, f = 1 MHz                |                                         | 41              |                                         | %              |  |
| SR                    | Slew Rate (Note 7)                                     | V <sub>IN</sub> = 1.6 V <sub>PP</sub> , f = 26 MHz |                                         | 110             |                                         | V/µs           |  |
| Static DC             | Performance                                            |                                                    |                                         |                 | l                                       |                |  |
| I <sub>S</sub>        | Supply Current                                         | $Enable_{1,2} = V_{DD}$ ; No Load                  |                                         | 1.6             | 2.0<br><b>2.1</b>                       | mA             |  |
|                       |                                                        | Enable <sub>1,2</sub> = V <sub>SS</sub> ; No Load  |                                         | 59              | 72<br><b>78</b>                         | μΑ             |  |
| PSRR                  | Power Supply Rejection Ratio                           | DC (3.0V to 5.0V)                                  | 58<br><b>57</b>                         | 68              |                                         | dB             |  |
| A <sub>CL</sub>       | Small Signal Voltage Gain                              | V <sub>OUT</sub> = 0.1 V <sub>PP</sub>             | 0.97<br><b>0.95</b>                     | 1.01            | 1.05<br><b>1.07</b>                     | V/V            |  |
| V <sub>OS</sub>       | Output Offset Voltage                                  |                                                    |                                         | 0.4             | 16<br><b>17</b>                         | mV             |  |
| TC V <sub>OS</sub>    | Temperature Coefficient Output Offset Voltage (Note 8) |                                                    |                                         | 4               |                                         | μV/°C          |  |
| R <sub>OUT</sub>      | Output Resistance                                      | f = 100 kHz                                        |                                         | 0.5             |                                         | Ω              |  |
|                       |                                                        | f = 26 MHz                                         |                                         | 140             |                                         |                |  |
| Miscellane            | eous Performance                                       | •                                                  | •                                       |                 | '                                       |                |  |
| R <sub>IN</sub>       | Input Resistance per Buffer                            | Enable = V <sub>DD</sub>                           |                                         | 141             |                                         | 1.0            |  |
|                       |                                                        | Enable = V <sub>SS</sub>                           |                                         | 141             |                                         | kΩ             |  |
| C <sub>IN</sub>       | Input Capacitance per Buffer                           | Enable = V <sub>DD</sub>                           |                                         | 2.3             |                                         | <del>  _</del> |  |
|                       |                                                        | Enable = V <sub>SS</sub>                           |                                         | 2.3             |                                         | pF             |  |
| Z <sub>IN</sub>       | Input Impedance                                        | f = 26 MHz, Enable = V <sub>DD</sub>               |                                         | 10.4            |                                         |                |  |
|                       |                                                        | f = 26 MHz, Enable = V <sub>SS</sub>               |                                         | 10.9            |                                         | kΩ             |  |

# 2.7V Electrical Characteristics (Continued)

Unless otherwise specified, all limits are guaranteed for  $T_J = 25^{\circ}C$ ,  $V_{DD} = 2.7V$ ,  $V_{SS} = 0V$ ,  $V_{CM} = 1V$ , Enable<sub>1,2</sub> =  $V_{DD}$ ,  $C_L = 20$  pF,  $R_L = 30$  k $\Omega$ ,  $C_{COUPLING} = 1$  nF. **Boldface** limits apply at temperature range extremes of operating condition. See (Note 4)

| Symbol               | Parameter                    | Conditions        | Min      | Тур      | Max      | Units |
|----------------------|------------------------------|-------------------|----------|----------|----------|-------|
|                      |                              |                   | (Note 6) | (Note 5) | (Note 6) |       |
| Vo                   | Output Swing Positive        | $V_{IN} = V_{DD}$ | 2.65     | 2.69     |          | V     |
|                      |                              |                   | 2.63     | 2.09     |          | V     |
|                      | Output Swing Negative        | $V_{IN} = V_{SS}$ |          | 10       | 50       | mV    |
|                      |                              |                   |          | 10       | 65       | IIIV  |
| I <sub>sc</sub>      | Output Short-Circuit Current | Sourcing          | -18      | -27      |          |       |
|                      | (Note 9)                     |                   | -13      |          |          | mA    |
|                      |                              | Sinking           | 20       | 30       |          | IIIA  |
|                      |                              |                   | 16       |          |          |       |
| V <sub>en_hmin</sub> | Enable High Active Minimum   |                   |          | 1.2      |          |       |
|                      | Voltage                      |                   |          | 1.2      |          | V     |
| V <sub>en_Imax</sub> | Enable Low Inactive Maximum  |                   |          | 0.6      |          | V     |
|                      | Voltage                      |                   |          | 0.6      |          |       |

## **5V Electrical Characteristics**

Unless otherwise specified, all limits are guaranteed for  $T_J = 25^{\circ}C$ ,  $V_{DD} = 5V$ ,  $V_{SS} = 0V$ ,  $V_{CM} = 1V$ , Enable<sub>1,2</sub> =  $V_{DD}$ ,  $C_L = 20$  pF,  $R_L = 30$  k $\Omega$ ,  $C_{COUPLING} = 1$  nF. **Boldface** limits apply at temperature range extremes of operating condition. See (Note 4)

| Symbol                | Parameter                                                 | Conditions                                         | Min<br>(Note 6)     | Typ<br>(Note 5) | Max<br>(Note 6)     | Units   |  |
|-----------------------|-----------------------------------------------------------|----------------------------------------------------|---------------------|-----------------|---------------------|---------|--|
| Frequency             | y Domain Response                                         |                                                    | ,                   | /               | /                   | l       |  |
| SSBW                  | Small Signal Bandwidth                                    | $V_{IN} = 0.63 V_{PP}; -3 dB$                      |                     | 42              |                     | MHz     |  |
| FPBW                  | Full Power Bandwidth                                      | $V_{IN} = 1.6 V_{PP}; -3 dB$                       |                     | 31              |                     | MHz     |  |
| GFN                   | Gain Flatness < 0.1 dB                                    | f > 100 kHz                                        |                     | 4.9             |                     | MHz     |  |
| Distortion            | and Noise Performance                                     |                                                    | •                   |                 |                     | '       |  |
| e <sub>n</sub>        | Input-Referred Voltage Noise                              | f = 1 MHz                                          |                     | 27              |                     | nV/ √Hz |  |
| I <sub>SOLATION</sub> | Output to Input                                           | f = 1 MHz                                          |                     | 90              |                     | dB      |  |
| СТ                    | Crosstalk Rejection                                       | f = 26 MHz, P <sub>IN</sub> = 0 dBm                |                     | 61              |                     | dB      |  |
| Time Dom              | nain Response                                             |                                                    |                     |                 |                     |         |  |
| t <sub>r</sub>        | Rise Time                                                 | 0.1 V <sub>PP</sub> Step (10-90%), f = 1 MHz       |                     | 7               |                     | ns      |  |
| t <sub>f</sub>        | Fall Time                                                 |                                                    |                     | 6               |                     | ns      |  |
| t <sub>s</sub>        | Settling Time to 0.1%                                     | 1 V <sub>PP</sub> Step, f = 1 MHz                  |                     | 80              |                     | ns      |  |
| OS                    | Overshoot                                                 | 0.1V <sub>PP</sub> Step, f = 1 MHz                 |                     | 20              |                     | %       |  |
| SR                    | Slew Rate (Note 7)                                        | V <sub>IN</sub> = 1.6 V <sub>PP</sub> , f = 26 MHz |                     | 120             |                     | V/µs    |  |
| Static DC             | Performance                                               |                                                    |                     |                 |                     |         |  |
| I <sub>S</sub>        | Supply Current                                            | Enable <sub>1,2</sub> = V <sub>DD</sub> ; No Load  |                     | 2.5             | 3.5<br><b>3.8</b>   | mA      |  |
|                       |                                                           | Enable <sub>1,2</sub> = V <sub>SS</sub> ; No Load  |                     | 62              | 80<br><b>89</b>     | μΑ      |  |
| PSRR                  | Power Supply Rejection Ratio                              | DC (3.0V to 5.0V)                                  | 58<br><b>57</b>     | 68              |                     | dB      |  |
| A <sub>CL</sub>       | Small Signal Voltage Gain                                 | V <sub>OUT</sub> = 0.1 V <sub>PP</sub>             | 0.99<br><b>0.97</b> | 1.00            | 1.01<br><b>1.03</b> | V/V     |  |
| V <sub>OS</sub>       | Output Offset Voltage                                     |                                                    |                     | 1.3             | 16<br><b>17</b>     | mV      |  |
| TC V <sub>OS</sub>    | Temperature Coefficient Output<br>Offset Voltage (Note 8) |                                                    |                     | 3               |                     | μV/°C   |  |
| R <sub>OUT</sub>      | Output Resistance                                         | f = 100 kHz                                        |                     | 0.5             |                     | 1       |  |
|                       |                                                           | f = 26 MHz                                         |                     | 118             |                     | Ω       |  |

## 5V Electrical Characteristics (Continued)

Unless otherwise specified, all limits are guaranteed for  $T_J = 25^{\circ}C$ ,  $V_{DD} = 5V$ ,  $V_{SS} = 0V$ ,  $V_{CM} = 1V$ , Enable<sub>1,2</sub> =  $V_{DD}$ ,  $C_L = 20$  pF,  $R_L = 30 \text{ k}\Omega$ ,  $C_{COUPLING} = 1 \text{ nF}$ . **Boldface** limits apply at temperature range extremes of operating condition. See (Note 4)

| Symbol               | Parameter                    | Conditions                           | Min      | Тур      | Max      | Units |
|----------------------|------------------------------|--------------------------------------|----------|----------|----------|-------|
|                      |                              |                                      | (Note 6) | (Note 5) | (Note 6) |       |
| Miscellane           | eous Performance             |                                      |          |          |          |       |
| R <sub>IN</sub>      | Input Resistance per Buffer  | Enable = $V_{DD}$                    |          | 134      |          | kΩ    |
|                      |                              | Enable = $V_{SS}$                    |          | 134      |          |       |
| C <sub>IN</sub>      | Input Capacitance per Buffer | Enable = V <sub>DD</sub>             |          | 2.0      |          | pF    |
|                      |                              | Enable = V <sub>SS</sub>             |          | 2.0      |          |       |
| Z <sub>IN</sub>      | Input Impedance              | f = 26 MHz, Enable = V <sub>DD</sub> |          | 7.2      |          | kO    |
|                      |                              | f = 26 MHz, Enable = V <sub>SS</sub> |          | 8.0      |          | kΩ    |
| V <sub>O</sub>       | Output Swing Positive        | $V_{IN} = V_{DD}$                    | 4.96     | 4.99     |          | V     |
|                      |                              |                                      | 4.94     |          |          | V     |
|                      | Output Swing Negative        | $V_{IN} = V_{SS}$                    |          | 10       | 40       | mV    |
|                      |                              |                                      |          | 10       | 55       | 111 V |
| I <sub>sc</sub>      | Output Short-Circuit Current | Sourcing                             | -40      | -68      |          |       |
|                      | (Note 9)                     |                                      | -28      |          |          | mA    |
|                      |                              | Sinking                              | 70       | 98       |          | ША    |
|                      |                              |                                      | 50       |          |          |       |
| V <sub>en_hmin</sub> | Enable High Active Minimum   |                                      |          | 1.2      |          |       |
|                      | Voltage                      |                                      |          | 1.2      |          | V     |
| V <sub>en_Imax</sub> | Enable Low Inactive Maximum  |                                      |          | 0.6      |          | V     |
|                      | Voltage                      |                                      |          | 0.6      |          |       |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics Tables.

Note 2: Human Body Model: 1.5 k $\Omega$  in series with 100 pF. Machine Model:  $0\Omega$  in series with 200 pF.

Note 3: The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A) / \theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.

**Note 4:** Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . There is no guarantee of parametric performance as indicated in the electrical tables under conditions of internal self-heating where  $T_J > T_A$ .

Note 5: Typical Values represent the most likely parametric norm.

Note 6: All limits are guaranteed by testing or statistical analysis.

Note 7: Slew rate is the average of the positive and negative slew rate.

Note 8: Average Temperature Coefficient is determined by dividing the changing in a parameter at temperature extremes by the total temperature change.

Note 9: Short–Circuit test is a momentary test. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C.

# **Block Diagram**



# **Pin Description**

| Pin No. Pin Name |                 | Description               |  |  |
|------------------|-----------------|---------------------------|--|--|
| 1                | $V_{DD}$        | Voltage supply connection |  |  |
| 2                | IN 1            | Input 1                   |  |  |
| 3                | IN 2            | Input 2                   |  |  |
| 4                | ENABLE 2        | Enable buffer 2           |  |  |
| 5                | V <sub>SS</sub> | Ground connection         |  |  |
| 6                | OUT 2           | Output 2                  |  |  |
| 7                | OUT 1           | Output 1                  |  |  |
| 8                | ENABLE 1        | Enable buffer 1           |  |  |

# **Connection Diagram**



# **Ordering Information**

| Package      | Part Number | Package Marking | Transport Media          | NSC Drawing |  |
|--------------|-------------|-----------------|--------------------------|-------------|--|
| 8-Pin LLP    | LMV112SD    | 110CD           | 1k Units Tape and Reel   | SDA08A      |  |
| No Pull Back | LMV112SDX   | 112SD 4.5k Uni  | 4.5k Units Tape and Reel | SDA06A      |  |

#### **Frequency Response**



20135303

#### **Frequency Response Over Temperature**



2013530

#### **Phase Response Over Temperature**



20135307

#### **Phase Response**



20135304

#### **Frequency Response Over Temperature**



20135306

#### **Phase Response Over Temperature**



20135308

# Typical Performance Characteristics $T_J = 25^{\circ}C$ , $V_{DD} = 2.7V$ , $V_{SS} = 0V$ , Enable<sub>1,2</sub> = $V_{DD}$ , $C_L = 20$ pF, $R_L = 30~k\Omega$ and $C_{COUPLING} = 1$ nF, unless otherwise specified. (Continued)



#### **Voltage Noise**



### Crosstalk Rejection vs. Frequency



### Gain Flatness 0.1 dB (GFN)



20135309

#### Isolation Output to Input vs. Frequency



20135317

#### **Transient Response Positive**



20135311

# $\begin{tabular}{ll} \textbf{Typical Performance Characteristics} & $T_J=25^{\circ}C$, $V_{DD}=2.7V$, $V_{SS}=0V$, Enable_{1,2}=V_{DD}$, $C_L=20$ pF, $R_L=30$ k$\Omega$ and $C_{COUPLING}=1$ nF, unless otherwise specified. (Continued) $T_{SS}=0V$, $T_{S$





#### **Small Signal Pulse Response**



#### Large Signal Pulse Response



#### **Small Signal Pulse Response**



#### Large Signal Pulse Response



20135327



20135332

# $\begin{tabular}{ll} \textbf{Typical Performance Characteristics} & $T_J=25^{\circ}C$, $V_{DD}=2.7V$, $V_{SS}=0V$, $Enable_{1,2}=V_{DD}$, $C_L=20$ pF, $R_L=30$ k$\Omega$ and $C_{COUPLING}=1$ nF, unless otherwise specified. (Continued) $T_{COUPLING}=1$ nF, unless otherwise specified.$



#### PSRR vs. Frequency



20135324



I<sub>SUPPLY</sub> vs. V<sub>SUPPLY</sub>

100
90
80
-40°C
70
40°C
30
20
10
Enable<sub>1,2</sub> = V<sub>SS</sub>
0
2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5

V<sub>SUPPLY</sub> (V)

20135334



#### Input Impedance vs. Frequency



20135316

 $\begin{tabular}{ll} \textbf{Typical Performance Characteristics} & $T_J=25^{\circ}C$, $V_{DD}=2.7V$, $V_{SS}=0V$, Enable_{1,2}=V_{DD}$, $C_L=20$ pF, $R_L=30$ k$\Omega$ and $C_{COUPLING}=1$ nF, unless otherwise specified. (Continued) $T_{SS}=0V$, $T_{S$ 



20135336



 $\rm I_{SC}$  Sourcing vs.  $\rm V_{SUPPLY}$  over Temperature





20135337

 $V_{\rm OUT}$  vs.  $I_{\rm OUT}$  (Sinking)



20135339

 $\rm I_{SC}$  Sinking vs.  $\rm V_{SUPPLY}$  over Temperature



20135342

 $\begin{tabular}{ll} \textbf{Typical Performance Characteristics} & $T_J=25^{\circ}C$, $V_{DD}=2.7V$, $V_{SS}=0V$, Enable_{1,2}=V_{DD}$, $C_L=20$ pF, $R_L=30$ k$\Omega$ and $C_{COUPLING}=1$ nF, unless otherwise specified. (Continued) $T_{COUPLING}=1$ of $T_{C$ 





## **Application Section**

#### **GENERAL**

The LMV112 is designed to minimize the effects of spurious signals from the base band chip to the oscillator. Also the influence of varying load resistance and capacitance to the oscillator is minimized, while the drive capability is increased

The inputs of the LMV112 are internally biased at 1V, making AC coupling possible without external bias resistors.

To optimize current consumption, the buffer not in use can be disabled by connecting the enable pin to  $V_{\rm SS}$ .

The LMV112 has no internal ground reference; therefore, either single or split supply configurations can be used.

The LMV112 is an easy replacement for discrete circuitry. It simplifies board layout and minimizes the effect of layout related parasitic components.

#### INPUT CONFIGURATION

AC coupling is made possible by biasing the input. A large DC load at the oscillator input could change the load impedance and therefore it's oscillating frequency. To avoid external resistors the inputs are internally biased. This biasing is set at 1V as depicted in *Figure 1*. Because this biasing is set at 1V, the maximum amplitude of the AC signal is 2  $V_{\rm PP}$ .

The coupling capacitance should be large enough to let the AC signal pass. This is a unity gain buffer with rail-to-rail inputs and outputs.



FIGURE 1. Input Configuration

#### FREQUENCY PULLING

Frequency pulling is the frequency variation of an oscillator caused by a varying load. In the typical application, the load of the oscillator is a fixed capacitor (C1) and the input impedance of the buffer.

To keep the input impedance as constant as possible, the input is biased at 1V, even when the part is disabled. A simplified schematic of the input configuration is shown in *Figure 1*.

#### **ISOLATION AND CROSSTALK**

Output to input isolation prevents the clock from being affected by spurious signals generated by the digital blocks at the output buffer. See the characteristic graphic entitled "Isolation Output to Input vs. Frequency."

A block diagram of the isolation is shown in *Figure 2*. Crosstalk rejection between buffers prevents signals from affecting each other. *Figure 2* shows a Base band IC and a Bluetooth module as examples of this. See the characteristic graphic labeled "Crosstalk Rejection vs. Frequency" for more information.



FIGURE 2. Isolation Block Diagram

#### DRIVING CAPACITIVE LOADS

Each buffer can drive a capacitive load. Be aware that every capacitor directly connected to the output becomes part of the loop of the buffer. In most applications the load consists of the capacitance of copper tracks and the input capacitance of the application blocks. Capacitance reduces the gain/phase margin and increases the instability. It leads to peaking in the frequency response and in extreme situations oscillations can occur. To drive a large capacitive load it is recommended that a series resistor is included between the buffer and the load capacitor. The best value for this isolation resistance is often found by experimentation.

The LMV112 datasheet reflects measurements with capacitance loads of 20 pF at the output of the buffers. Most common applications will probably use a lower capacitance load, which will result in lower peaking and significantly greater bandwidth, see *Figure 3*.



FIGURE 3. Bandwidth and Peaking

# **Application Section** (Continued)

#### LAYOUT DESIGN RECOMMENDATION

Careful consideration for circuitry design and PCB layout will eliminate problems and will optimize the performance of the LMV112. It is best to have the same ground plane on the PCB for all power supply lines. This gives a low impedance return path for all decoupling and other ground connections.

To ensure a clean supply voltage it is best to place decoupling capacitors close to the LMV112, between  $V_{\rm CC}$  and ground. The output of the VCO must be correctly terminated with proper load impedance.

Another important issue is the value of the components, which also determines the sensitivity to disturbances. Resistor value's should be but avoid using values that cause a significant increase in power consumption while loading inputs or outputs to heavily.

### Physical Dimensions inches (millimeters) unless otherwise noted



8-Pin LLP
NS Package Number SDA08A

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

For the most current product information visit us at www.national.com.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### **BANNED SUBSTANCE COMPLIANCE**

National Semiconductor manufactures products and uses packing materials that meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no "Banned Substances" as defined in CSP-9-111S2.

Leadfree products are RoHS compliant.



National Semiconductor Americas Customer Support Center

Email: new.feedback@nsc.com Tel: 1-800-272-9959

www.national.com

National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530 85 86

Email: europe.support@nsc.com
Deutsch Tel: +49 (0) 69 9508 6208
English Tel: +44 (0) 870 24 0 2171
Français Tel: +33 (0) 1 41 91 8790

National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560